#### Is Now Part of ## ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo # FUSB302 Programmable USB Type-C Controller w/PD #### **Features** - Dual-Role Functionality with Autonomous DRP Toggle - Ability to connect as either a host or a device based on what has been attached. - Software configurable either as a dedicated host, dedicated device, or dual role. - Dedicated devices can operate both on a Type-C receptacle or a Type-C plug with a fixed CC and VCONN channel. - Full Type-C 1.1 Support. Integrates the following functionality of the CC pin - Attach/Detach Detection as Host - Current Capability Indication as Host - Current Capability Detection as Device - Audio Adapter Accessory Mode - Debug Accessory Mode - Active Cable Detection - Integrates CCx to VCONN switch with over-current limiting for powering USB3.1 Full Featured cables. - USB Power Delivery (PD) 2.0, Version 1.1 Support - Automatic GoodCRC Packet Response - Automatic retries of sending a packet if a GoodCRC is not received - Automatic soft reset packet sent with retries if needed - Automatic Hard Reset Ordered Set Sent - Dead Battery Support (SNK Mode Support when No Power Applied) - Low Power Operation: I<sub>CC</sub> = 25 μA (Typical) - Packaged in 9-Ball WLCSP (1.215 mm x 1.260 mm) and 14-lead MLP (2.5 mm x 2.5 mm, 0.5 mm Pitch) ## **Description** The FUSB302 targets system designers looking to implement a DRP/SRC/SNK USB Type-C connector with low amount of programmability. The FUSB302 enables the USB Type-C detection including attach, and orientation. The FUSB302 integrates the physical layer of the USB BMC power delivery protocol to allow up to 100 W of power and role swap. The BMC PD block enables full support for alternative interfaces of the Type-C specification. ## **Applications** - Smartphones - Tablets - Laptops - Notebooks - Power Adapters - Cameras - Dongles Figure 1. Block Diagram ## **Ordering Information** | Part Number | Operating<br>Temperature Range | Package | Packing<br>Method | |----------------|--------------------------------|-------------------------------------------------------------|-------------------| | I FUSBAUZIUX I | | 9-Ball Wafer-Level Chip Scale Package (WLCSP), 0.4 mm Pitch | Tape and Reel | | FUSB302MPX | | 14-Lead MLP 2.5 mm x 2.5 mm, 0.5 mm Pitch | · | ## **Typical Application** Figure 2. Typical Application ## **Block Diagram** Figure 3. Functional Block Diagram ## **Pin Configuration** Figure 4. FUSB302UCX Pin Assignment (Top Through View) ## Pin Map | Column 1 | | Column 2 | Column 3 | |----------|-------|----------|----------| | Row A | CC2 | VBUS | VDD | | Row B | VCONN | INT_N | SCL | | Row C | CC1 | GND | SDA | Figure 5. FUSB302MPX Pin Assignment (N/C = No Connect) ## **Pin Descriptions** | Name | Туре | Description | | | | | | | |-----------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | USB Type-C Co | USB Type-C Connector Interface | | | | | | | | | CC1/CC2 | I/O | Type-C connector Configuration Channel (CC) pins. Initially used to determine when an attach has occurred and what the orientation of the insertion is. Functionality after attach depends on mode of operation detected. Operating as a host: 1. Sets the allowable charging current for VBUS to be sensed by the attached device 2. Used to communicate with devices using USB BMC Power Delivery 3. Used to detect when a detach has occurred Operating as a device: 1. Indicates what the allowable sink current is from the attached hostUsed to communicate with devices using USB BMC Power Delivery | | | | | | | | GND | Ground | Ground | | | | | | | | VBUS | Input | VBUS input pin for attach and detach detection when operating as an upstream facing port (Device). Expected to be an OVP protected input. | | | | | | | | Power Interfac | e | | | | | | | | | VDD | Power | Input supply voltage. | | | | | | | | VCONN | Power Switch | Regulated input to be switched to correct CC pin as VCONN to power USB3.1 full-featured cables and other accessories | | | | | | | | Signal Interfac | е | | | | | | | | | SCL | Input | I <sup>2</sup> C serial clock signal to be connected to the phone-based I <sup>2</sup> C master. | | | | | | | | SDA | Open-Drain<br>I/O | I <sup>2</sup> C serial data signal to be connected to the phone-based I <sup>2</sup> C master | | | | | | | | INT_N | Open-Drain<br>Output | Active LOW open drain interrupt output used to prompt the processor to read the I <sup>2</sup> C register bits | | | | | | | #### **Configuration Channel Switch** The FUSB302 integrates the control and detection functionality required to implement a USB Type-C host, device or dual-role port including: - Device Port Pull-Down(R<sub>D</sub>) - Host Port Pull-Up (I<sub>P</sub>) - VCONN Power Switch with OCP for Full-Featured USB3.1 Cables - USB BMC Power Delivery Physical Layer - Configuration Channel (CC) Threshold Comparators. Each CC pin contains a flexible switch matrix that allows the host software to control what type of Type-C port is implemented. The switches are shown in Figure 6. Figure 6. Configuration Channel Switch Functionality #### **Type-C Detection** The FUSB302 implements multiple comparators and a programmable DAC that can be used by software to determine the state of the CC and VBUS pins. This status information provides the processor all of the information required to determine attach, detach and charging current configuration of the Type-C port connection. The FUSB302 has three fixed threshold comparators that match the USB Type-C specification for the three charging current levels that can be detected by a Type-C device. These comparators automatically cause BC\_LVL and COMP interrupts to occur when there is a change of state. In addition to the fixed threshold comparators, the host software can use the 6-bit DAC to determine the state of the CC lines more accurately. The FUSB302 also has a fixed comparator that monitors if VBUS has reached a valid threshold or not. The DAC can be used to measure VBUS up to 20 V which allows the software to confirm that changes to the VBUS line have occurred as expected based on PD or other communication methods to change the charging level. #### **Detection through Autonomous Device Toggle** The FUSB302 has the capability to do autonomous DRP toggle. In autonomous toggle the FUSB302 internally controls the PDWN1, PDWN2, PU\_EN1 and PU\_EN2, MEAS\_CC1 and MEAS\_CC2 and implements a fixed DRP toggle between presenting as a SRC and presenting as a SNK. Alternately, it can present as a SRC or SNK only and poll CC1 and CC2 continuously. Table 1. Processor Configures the FUSB302 through I<sup>2</sup>C: | I <sup>2</sup> C Registers / Bits | Value | |----------------------------------------------------------------|-------| | TOGGLE | 1 | | PWR | 07H | | HOST_CUR0 | 1 | | HOST_CUR1 | 0 | | MEAS_VBUS | 0 | | VCONN_CC1 | 0 | | VCONN_CC2 | 0 | | Mask Register | 0xFE | | Maska Register | 0xBF | | Maskb Register<br>(Except I_TOGDONE and I_BC_LVL<br>Interrupt) | 0x01 | | PWR[3:0] | 0x07 | #### Notes: - Once it has been determined what the role is of the FUSB302, it returns I\_TOGDONE and TOGSS1/2. - Processor then can perform a final manual check through I2C. #### **Manual Device Toggle** The FUSB302 has the capability to do manual DRP toggle. In manual toggle the FUSB302 is configurable by the processor software by I2C and setting TOGGLE = 0. #### **Manual Device Detection and Configuration** A Type-C device must monitor VBUS to determine if it is attached or detached. The FUSB302 provides this information through the VBUSOK interrupt. After the Type-C device knows that a Type-C host has been attached, it needs to determine what type of termination is applied to each CC pin. The software determines if an Ra or Rd termination is present based on the BC\_LVL and COMP interrupt and status bits. Additionally, for Rd terminations, the software can further determine what charging current is allowed by the Type-C host by reading the BC\_LVL status bits. This is summarized in Table 2. #### **Toggle Functionality** When TOGGLE bit (Control2 register) is set the FUSB302 implements a fixed DRP toggle between presenting as a SRC and as a SNK. It can also be configured to present as a SRC only or SNK only and poll CC1 and CC2 continuously. This operation is turned on with TOGGLE=1 and the processor should initially write HOST\_CUR1=0, HOST\_CUR0=1 (for default current), VCONN\_CC1=VCONN\_CC2=0, Mask Register=0xFE, Maska register=0xBF, and Maskb register=0x01, and PWR=0x01. The processor should also read the interrupt register to clear them prior to setting the TOGGLE bit. Table 2. Device Interrupt Summary | | • | • | | | | |--------------|-------------|---------|-------------------------|--------|-----------------------------| | Status Type | | Interru | upt Status | | Magning | | Status Type | BC_LVL[1:0] | COMP | COMP Setting | VBUSOK | Meaning | | | 2'b00 | NA | NA | 1 | vRA | | | 2'b01 | NA | NA | 1 | vRd-Connect and vRd-USB | | | 2'b10 | NA | NA | 1 | vRd-Connect and vRd-1.5 | | CC Detection | 2'b11 | 0 | 6'b11_0100<br>(2.226 V) | 1 | vRd-Connect and vRd-3.0 | | Attach | NA | NA | NA | 1 | Host Attached, VBUS Valid | | Detach | NA | NA | NA | 0 | Host Detached, VBUS Invalid | The high level software flow diagram for a Type-C device (SNK) is shown in Figure 7. Figure 7. SNK Software Flow ## **Manual Host Detection and Configuration** When the FUSB302 is configured as a Type-C host, the software can use the status of the comparators and DAC to determine when a Type-C device has been attached or detached and what termination type has been attached to each CC pin. The FUSB302 allows the host software to change the charging current capabilities of the port through the HOST\_CUR control bits. If the HOST\_CUR bits are changed prior to attach, the FUSB302 automatically indicates the programmed current capability when a device is attached. If the current capabilities are changed after a device is attached, the FUSB302 immediately changes the CC line to the programmed capability. Figure 8. HOST\_CUR Changed After Attach Figure 9. HOST\_CUR Changed Prior To Attach The Type-C specification outlines different attach and detach thresholds for a Type-C host that are based on how much current is supplied to each CC pin. Based on the programmed HOST\_CUR setting, the software adjusts the DAC comparator threshold to match the Type-C specification requirements. The BC\_LVL comparators can also be used as part of the Ra detection flow. This is summarized in Table 3. Table 3. Host Interrupt Summary | Termination | HOST CUBIA.01 | İr | Attach/Detach | | | |-------------|---------------|-------------|---------------|---------------------|---------------| | remination | HOST_CUR[1:0] | BC_LVL[1:0] | COMP | COMP Setting | Attach/Detach | | | 2'b01 | 2'b00 | NA | NA | | | Ra | 2'b10 | 2'b01 | 0 | 6'b00_1001 (0.42 V) | NA | | | 2'b11 | 2'b10 | 0 | 6'b01_0010 (0.8 V) | | | | 2'b01, 2'b10 | NA | 0 | 6'b10_0101 (1.6 V) | Attach | | Rd | 2001, 2010 | NA | 1 | 6'b10_0101 (1.6 V) | Detach | | Ku | | NA | 0 | 6'b11_1101 (2.6 V) | Attach | | | 2'b11 | NA | 1 | 6'b11_1101 (2.6 V) | Detach | Figure 10. SRC Software Flow #### **Manual Dual-Role Detection and Configuration** The Type-C specification allows ports to be both a device and a host depending on what type of port has attached. This functionality is similar to USB OTG ports with the current USB connectors and is called a dual- role port. The FUSB302 can be used to implement a dual-role port. A Type-C dual role port toggles between presenting as a Type-C device and a Type-C host. The host software controls the toggle time and configuration of the FUSB302 in each state as shown in Figure 11. Figure 11. DRP Software Flow ## **BMC Power Delivery** The Type-C connector allows USB Power Delivery (PD) to be communicated over the connected CC pin between two ports. The communication method is the BMC Power Delivery protocol and is used for many different reasons with the Type-C connector. Possible uses are outlined below. - Negotiating and controlling charging power levels - Alternative Interfaces such as MHL, Display Port - Vendor specific interfaces for use with custom docks or accessories - Role swap for dual-role ports that want to switch who is the host or device - Communication with USB3.1 full featured cables The FUSB302 integrates a thin BMC PD client which includes the BMC physical layer and packet FIFOs (48 bytes for transmit and 80 bytes for receive) which allows packets to be sent and received by the host software through I2C accesses. The FUSB302 allows host software to implement all features of USB BMC PD through writes and reads of the FIFO and control of the FUSB302 physical interface. The FUSB302 uses tokens to control the transmission of BMC PD packets. These tokens are written to the transmit FIFO and control how the packet is transmitted on the CC pin. The tokens are designed to be flexible and support all aspects of the USB PD specification. The FUSB302 additionally enables control of the BMC transmitter through tokens. The transmitter can be enabled or disabled by specific token writes which allow faster packet processing by burst writing the FIFO with all the information required to transmit a packet. The FUSB302 receiver stores the received data and the received CRC in the receive FIFO when a valid packet is received on the CC pin. The BMC receiver automatically enables the internal oscillator when activity is sensed on the CC pin and load the FIFO when a packet is received. The I\_ACTIVITY and I\_CRC\_CHK interrupts alert the host software that a valid packet was received. Figure 12. USB BMC Power Delivery Blocks #### **Power Level Determination** The Type-C specification outlines the order of precedence for power level determination which covers power levels from basic USB2.0 levels to the highest levels of USB PD. The host software is expected to follow the USB Type-C specification for charging current priority based on feedback from the FUSB302 detection, external BC1.2 detection and any USB Power Delivery communication. The FUSB302 does not integrate BC1.2 charger detection which is assumed available in the USB transceiver or USB charger in the system. ## Power Up, Initialization and Reset When power is first applied through VDD, the FUSB302 is reset and registers are initialized to the default values shown in the register map. The FUSB302 can be reset through software by programming the SW\_RES bit in the RESET register. If no power applied to VDD then the SRC can recognize the FUSB302 as a SNK. #### PD Automatic Receive GoodCRC The power delivery packets require a GoodCRC acknowledge packet to be sent for each received packet where the calculated CRC is the correct value. This calculation is done by the FUSB302 and triggers the I\_CRC\_CHK interrupt if the CRC is good. If the AUTO\_CRC (Switches1 register bit) is set and AUTO\_PRE=0, then the FUSB302 will automatically send the GoodCRC control packet in response to alleviate the local processor from responding quickly to the received packet. If GoodCRC is required for anything beyond SOP, then enable SOP\*. #### PD Send The FUSB302 implements part of the PD protocol layer for sending packets in an autonomous fashion. #### **PD Automatic Sending Retries** If GoodCRC packet is not received and AUTO\_RETRY is set, then a retry of the same message that was in the TxFIFO written by the processor is executed within tRetry and that is repeated for NRETRY times. #### **PD Send Soft Reset** If the correct GoodCRC packet is still not received for all retries then I\_RETRYFAIL interrupt is triggered and if AUTO\_SOFT\_RESET is set, then a Soft Reset packet is created (MessageID is set to 0 and the processor upon servicing I\_RETRYFAIL would set the true MessageIDCounter to 0. If this Soft Reset is sent successfully where a GoodCRC control packet is received with a MessageID=0 then I\_TXSENT interrupt occurs. If not, this Soft Reset packet is retried NRETRIES times (MessageID is always 0 for all retries) if a GoodCRC acknowledge packet is not received with CRCReceiveTimer expiring (tReceive of 1.1 ms max). If all retries fail, then I\_SOFTFAIL interrupt is triggered. #### **PD Send Hard Reset** If all retries of the soft reset packet fail and if AUTO\_HARD\_RESET is set, then a hard reset ordered set is sent by loading up the TxFIFO with RESET1, RESET1, RESET2 and sending a hard reset. Note only one hard reset is sent since the typical retry mechanism doesn't apply. The processor's policy engine firmware is responsible for retrying the hard reset is it doesn't receive the required response. ## I<sup>2</sup>C Interface The FUSB302 includes a full $I^2C$ slave controller. The $I^2C$ slave fully complies with the $I^2C$ specification version 6 requirements. This block is designed for Fast Mode Plus traffic up to 1 MHz SCL operation. The TOGGLE features allow for very low power operation with slow clocking thus may not be fully compliant to the 1 MHz operation. Examples of an I<sup>2</sup>C write and read sequence are shown in Figure 13 and Figure 14 respectively. Figure 13. I<sup>2</sup>C Write Example **Note:** If Register is not specified Master will begin read from current register. In this case only sequence showing in Red bracket is needed Figure 14. I<sup>2</sup>C Read Example ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | | | | Max. | Unit | |-----------------------|--------------------------------------------------|--------------------|---------|------|------|------| | $Vv_{DD}$ | Supply Voltage from V <sub>DD</sub> | | | -0.5 | 6.0 | V | | V <sub>CC_HDDRP</sub> | CC pins when configured as Host, Device | e or Dual Role Por | rt | -0.5 | 6.0 | V | | V <sub>VBUS</sub> | VBUS Supply Voltage | | | -0.5 | 28.0 | V | | T <sub>STORAGE</sub> | Storage Temperature Range | | | | +150 | С | | $T_J$ | Maximum Junction Temperature | | | | +150 | С | | TL | Lead Temperature (Soldering, 10 Second | ds) | | | +260 | С | | | IFC 04000 4 2 Custom FCD | Connector Pins | Air Gap | 15 | | kV | | | IEC 61000-4-2 System ESD | (VBUS, CCx) | Contact | 8 | | KV | | ESD | Human Body Model,<br>ANSI/ESDA/JEDEC JS-001-2012 | All Pins | | 4 | | kV | | | Charged Device Model, JEDEC JESD22-C101 | All Pins | 1 | | kV | | ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|-----------------------|--------------------|------|------|------| | V <sub>VBUS</sub> | VBUS Supply Voltage | 4.0 | 5.0 | 21.0 | V | | $V_{VDD}$ | VDD Supply Voltage | 2.8 <sup>(3)</sup> | 3.3 | 5.5 | V | | $V_{VCONN}$ | VCONN Supply Voltage | 2.7 | | 5.5 | V | | I <sub>VCONN</sub> | VCONN Supply Current | | | 560 | mA | | T <sub>A</sub> | Operating Temperature | -40 | | +85 | С | #### Note: 3. This is for functional operation only and not the lowest limit for all subsequent electrical specifications below. All electrical parameters have a minimum of 3.0 V operation. ## **DC and Transient Characteristics** All typical values are at T<sub>A</sub>=25°C unless otherwise specified. #### **Baseband PD** | Symbol | Parameter | | 0 to +<br>0 to +1 | | Unit | |--------------------------|----------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------| | | | Min. | Тур. | Max. | | | UI | Unit Interval | 3.03 | | 3.70 | μs | | Transmitter | | | | | | | rOutput | TX Output Resistance | 21 | 50 | 79 | Ω | | t <sub>EndDriveBMC</sub> | Time to Cease Driving the Line after the end of the last bit of the Frame | | | 23 | μs | | t <sub>HoldLowBMC</sub> | Time to Cease Driving the Line after the final High-to-Low Transition | 1 | | | μs | | Voh | Logic High Voltage | 1.05 | | 1.20 | V | | V <sub>OL</sub> | Logic Low Voltage | 0 | | 75 | mV | | t <sub>StartDrive</sub> | Time before the start of the first bit of the preamble when the transmitter shall start driving the line | -1 | | 1 | μs | | t <sub>RISE_TX</sub> | Rise Time | 300 | | | ns | | t <sub>FALL_TX</sub> | Fall Time | 300 | | | ns | | Receiver | | | | | | | cReceiver | Receiver Capacitance when Driver isn't Turned On | | 50 | | pF | | zBmcRx | Receiver Input Impedance | 1 | | | ΜΩ | | vSDACstep | BMC Receiver SDAC step size for each code in SDAC[5:0] register | | 17 | | mV | | vSDAChys | BMC Receiver SDAC hysteresis for each code over the SDAC range (SDAC_HYS=01) | | 85 | | mV | | tRxFilter | Rx Bandwidth Limiting Filter <sup>(5)</sup> | 100 | | | ns | | nTransitionCount | Transitions count in time window of 12 µs Min. and 20 µs Max. (5) | 3 | | | edges | | tACTIVITY | Time from the last BMC edge <sup>(4)</sup> to when ACTIVITY bit goes LOW in the STATUS register <sup>(5)</sup> | 5 | | 9 | μs | #### Notes: - 4. The last BMC edge includes edge when BMC bus is not driven and thus voltage is the result of pull ups/pull downs to if/when it trips the SDAC receiver threshold to cause another BMC edge. - 5. Guaranteed by characterization. Not production tested ## **Type-C CC Switches** | Symbol | Parameter | | | | T <sub>A</sub> =-40 to +85°C<br>T <sub>J</sub> =-40 to +125°C | | | Unit | | |----------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|---------------------------------------------------------------|------|------|------|--| | | | | | | Min. | Тур. | Max. | | | | R <sub>SW_CCx</sub> | R <sub>DSON</sub> for SW1_CC1 and S | W1_CC2 | VCONN to | CC1 & CC2 | | 0.4 | 1.2 | Ω | | | I <sub>sw_ccx</sub> | Over-Current Protection (O off over the entire VCONN | | | | 600 | 800 | 1000 | mA | | | tSoftStart | Time taken for the VCONN<br>Current Protection is disabl | | rn on during | which Over- | | 1.5 | | ms | | | I <sub>80_CCX</sub> | SRC 80 µA CC current (De HOST_CUR0=1 | fault) HOST | _CUR1=0, | | 64 | 80 | 96 | μΑ | | | I <sub>180_CCX</sub> | SRC 180 µA CC Current (1<br>HOST_CUR0=0 | .5 A) HOST | _CUR1=1, | | 166 | 180 | 194 | μΑ | | | I <sub>330_CCX</sub> | SRC 330 µA CC Current (3 | A) HOST_0 | CUR1=1, HC | OST_CUR0=1 | 304 | 330 | 356 | μΑ | | | V <sub>UFPDB</sub> | SNK Pull-down Voltage in I Loads | Dead Battery | y under all F | ull-up SRC | | | 2.18 | V | | | R <sub>DEVICE</sub> | Device Pull-down Resistand | ce <sup>(6)</sup> | | | 4.6 | 5.1 | 5.6 | kΩ | | | zOPEN | CC Resistance for Disabled | d State | | | 126 | | | kΩ | | | WAKE <sub>low</sub> | | Wake threshold for CC pin SRC or SNK LOW value. Assumes bandgap and wake circuit turned on ie PWR[0]=1 | | | | 0.25 | | V | | | WAKE <sub>high</sub> | | ake threshold for CC pin SRC or SNK HIGH value. Assumes ndgap and wake circuit turned on ie PWR[0]=1 | | | | 1.45 | | V | | | vBC_LVLhys | Hysteresis on the Ra and R | Rd Compara | tors | | | 20 | | mV | | | | CC Pin Thresholds, Assumes PWR=4'h7 BC=2'b00 BC=2'b01 BC=2'b10 | | | BC=2'b00 | 0.15 | 0.20 | 0.25 | V | | | vBC_LVL | | | | BC=2'b01 | 0.61 | 0.66 | 0.70 | V | | | | | | | BC=2'b10 | 1.16 | 1.23 | 1.31 | V | | | vMDACstepCC | Measure block MDAC step register | size for eac | h code in M | DAC[5:0] | | 42 | | mV | | | vMDACstepVBUS | Measure block MDAC step register for VBUS measure | | h code in M | DAC[5:0] | | 420 | | mV | | | vVBUSthr | VBUS threshold at which I_<br>Assumes measure block or | | | ggered. | | | 4.0 | V | | | tTOG1 | When TOGGLE=1, time at PU_EN1=PU_EN2=0 and F present externally as a SNF | PWDN1=PD | WN2=1 sele | | 30 | 45 | 60 | ms | | | tTOG2 | or PU_EN2=1 and PWDN1 | When TOGGLE=1, time at which internal versions of PU_EN1=1 or PU_EN2=1 and PWDN1=PDWN2=0 selected to present externally as a SRC in the DRP toggle | | | 20 | 30 | 40 | ms | | | | | TOG_SAV | E_PWR2:1= | =00 | | 0 | | | | | tDIS | Disable time after a full toggle (tTOG1+tTOG2) | | E_PWR2:1= | | | 40 | | ms | | | | cycle so as to save power | so as to save power IOG_SAVE_PWR2:1=10 | | | | 80 | | . | | | T-1 · | Tanan tan Va 0 11 1 01 | | E_PWR2:1= | =11 | | 160 | | °a | | | Tshut | Temp. for Vconn Switch Of | | 0 | | | 145 | | °C | | | Thys | Temp. Hysteresis for Vconr | 1 Switch Tur | n UN | | | 10 | | Ċ | | ## Note: 6. R<sub>DEVICE</sub> minimum and maximum specifications are only guaranteed when power is applied. ## **Current Consumption** | Symbol Parameter | | V <sub>DD</sub> (V) Conditions | | T <sub>A</sub> =-40 to +85°C<br>T <sub>J</sub> =-40 to +125°C | | | | |-------------------|-------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|------|----| | | | | | Min. | Тур. | Max. | | | Idisable | Disabled Current | 3.0 to 5.5 | Nothing Attached, No I <sup>2</sup> C<br>Transactions | | 0.37 | 5.00 | μA | | Itog | Unattached (standby) toggle current | 3.0 to 5.5 | Nothing attached, TOGGLE=1, PWR[3:0]=1h, WAKE_EN=0, TOG_SAVE_PWR2:1=01 | | 25 | 40 | μΑ | | lpd_stby_<br>meas | BMC PD Standby<br>Current | 3.0 to 5.5 | Device Attached, BMC PD<br>Active But Not Sending or<br>Receiving Anything,<br>PWR[3:0]=7h, | | 40 | | μΑ | ## **USB PD Specific Parameters** | Symbol | Parameter | T <sub>A</sub> = -<br>T <sub>J</sub> =-4 | Unit | | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------|----| | | | Min. | Тур. | Max. | | | tHardReset | If a Soft Reset message fails, a Hard Reset is sent after tHardReset of CRCReceiveTimer expiring | | | 5 | ms | | tHardReset<br>Complete | If the FUSB302 cannot send a Hard Reset within tHardResetComplete time because of a busy line, then a I_HARDFAIL interrupt is triggered | | | 5 | ms | | tReceive | This is the value for which the CRCReceiveTimer expires. The CRCReceiveTimer is started upon the last bit of the EOP of the transmitted packet | 0.9 | | 1.1 | ms | | tRetry | Once the CRCReceiveTimer expires, a retry packet has to be sent out within tRetry time. This time is hard to separate externally from tReceive since they both happen sequentially with no visible difference in the CC output | | | 75 | μs | | tSoftReset | If a GoodCRC packet is not received within tReceive for NRETRIES then a Soft Reset packet is sent within tSoftReset time. | | | 5 | ms | | tTransmit | From receiving a packet, we have to send a GoodCRC in response within tTransmit time. It is measured from the last bit of the EOP of the received packet to the first bit sent of the preamble of the GoodCRC packet | | | 195 | μs | ## **IO Specifications** | Symbol | Parameter | V <sub>DD</sub> (V) | Conditions | | -40 to +89<br>40 to +12 | | Unit | |--------------------------|--------------------------------------------------------------------------|---------------------|-------------------------------|---------------------|-------------------------|------|------| | | | | | Min. | Тур. | Max. | | | Host Inter | face Pins(INT_N) | • | | • | • | | • | | V <sub>OLINTN</sub> | Output Low Voltage | 3.0 to 5.5 | I <sub>OL</sub> =4 mA | | | 0.4 | V | | T <sub>INT_Mask</sub> | Time from global interrupt<br>mask bit cleared to when<br>INT_N goes LOW | 3.0 to 5.5 | | 50 | | | μs | | I <sup>2</sup> C Interfa | ce Pins – Standard, Fast, or F | ast Mode Pl | us Speed Mode (SDA, | SCL) <sup>(7)</sup> | | | | | V <sub>ILI2C</sub> | Low-Level Input Voltage | 3.0 to 5.5 | | | | 0.51 | V | | V <sub>IHI2C</sub> | High-Level Input Voltage | 3.0 to 5.5 | | 1.32 | | | V | | V <sub>HYS</sub> | Hysteresis of Schmitt Trigger Inputs | 3.0 to 5.5 | | 94 | | | mV | | I <sub>I2C</sub> | Input Current of SDA and SCL Pins | 3.0 to 5.5 | Input Voltage 0.26 V to 2.0 V | -10 | | 10 | μA | | I <sub>CCTI2C</sub> | VDD Current when SDA or SCL is HIGH | 3.0 to 5.5 | Input Voltage 1.8 V | -10 | | 10 | μA | | Volsda | Low-Level Output Voltage (Open-Drain) | 3.0 to 5.5 | I <sub>OL</sub> =2 mA | 0 | | 0.35 | ٧ | | I <sub>OLSDA</sub> | Low-Level Output Current (Open-Drain) | 3.0 to 5.5 | V <sub>OLSDA</sub> =0.4 V | 20 | | | mA | | Cı | Capacitance for Each I/O Pin | 3.0 to 5.5 | | | 5 | | pF | ## Note: 7. $I^2C$ pull up voltage is required to be between 1.71 V and $V_{DD}$ . ## I<sup>2</sup>C Specifications Fast Mode Plus I<sup>2</sup>C Specification | O make at | Danner of an | Fast N | lode Plus | | |---------------------|---------------------------------------------------------------------------------------|--------|-----------|------| | Symbol | Parameter | Min. | Max. | Unit | | f <sub>SCL</sub> | I2C_SCL Clock Frequency | 0 | 1000 | kHz | | t <sub>HD;STA</sub> | Hold Time (Repeated) START Condition | 0.26 | | μs | | t <sub>LOW</sub> | Low Period of I2C_SCL Clock | 0.5 | | μs | | t <sub>HIGH</sub> | High Period of I2C_SCL Clock | 0.26 | | μs | | t <sub>SU;STA</sub> | Set-up Time for Repeated START Condition | 0.26 | | μs | | t <sub>HD;DAT</sub> | Data Hold Time | 0 | | μs | | t <sub>SU;DAT</sub> | Data Set-up Time | 50 | | ns | | t <sub>r</sub> | Rise Time of I2C_SDA and I2C_SCL Signals <sup>(8)</sup> | | 120 | ns | | t <sub>f</sub> | Fall Time of I2C_SDA and I2C_SCL Signals <sup>(8)</sup> | 6 | 120 | ns | | t <sub>SU;STO</sub> | Set-up Time for STOP Condition | 0.26 | | μs | | t <sub>BUF</sub> | Bus-Free Time between STOP and START Conditions <sup>(8)</sup> | 0.5 | | μs | | t <sub>SP</sub> | Pulse Width of Spikes that Must Be Suppressed by the Input Filter | 0 | 50 | ns | | Сь | Capacitive Load for each Bus Line <sup>(8)</sup> | | 550 | pF | | t <sub>VD-DAT</sub> | Data Valid Time for Data from SCL LOW to SDA HIGH or LOW Output <sup>(8)</sup> | 0 | 0.45 | μs | | t <sub>VD-ACK</sub> | Data Valid Time for acknowledge from SCL LOW to SDA HIGH or LOW Output <sup>(8)</sup> | 0 | 0.45 | μs | | V <sub>nL</sub> | Noise Margin at the LOW Level <sup>(8)</sup> | 0.2 | | V | | $V_{nH}$ | Noise Margin at the HIGH Level <sup>(8)</sup> | 0.4 | | V | #### Note: 8. Guaranteed by characterization. Not production tested. Figure 16. Definition of Timing for Full-Speed Mode Devices on the I<sup>2</sup>C Bus Table 4. I<sup>2</sup>C<sup>™</sup> Slave Address | Name | Size (Bits) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|-------------|-------|-------|-------|-------|-------|-------|-------|-------| | Slave Address | 8 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R/W | ## Register Definitions<sup>(9)(10)</sup> | Address | Register Name | Туре | Rst Val | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|--------------------------|---------------------|---------|-------------------|---------------------|-----------------------|---------------------|------------------------|--------------------|-------------|-------------------| | 0x01 | Device ID | R | 8x | | Versio | n ID[3:0] | | | Revisio | n ID[3:0] | | | 0x02 | Switches0 | R/W | 03 | PU_EN2 | PU_EN1 | VCONN _CC2 | VCONN _CC1 | MEAS_CC2 | MEAS_CC1 | PDWN2 | PDWN1 | | 0x03 | Switches1 | R/W | 20 | POWERROLE | SPECREV1 | SPECREV0 | DATAROLE | | AUTO_CRC | TXCC2 | TXCC1 | | 0x04 | Measure | R/W | 31 | | MEAS_VBUS | MDAC5 | MDAC4 | MDAC3 | MDAC2 | MDAC1 | MDAC0 | | 0x05 | Slice | R/W | 60 | SDAC_HYS1 | SDAC_HYS2 | SDAC5 | SDAC4 | SDAC3 | SDAC2 | SDAC1 | SDAC0 | | 0x06 | Control0 | R/W/C | 24 | | TX_FLUSH | INT_MASK | | HOST_CUR1 | HOST_CUR0 | AUTO_PRE | TX_START | | 0x07 | Control1 | R/W/C | 00 | Y . | ENSOP2DB | ENSOP1DB | BIST_MODE2 | | RX_FLUSH | ENSOP2 | ENSOP1 | | 0x08 | Control2 | R/W | 02 | TOG_SAVE_PW<br>R2 | TOG_SAVE_P<br>WR1 | TOG_RD_ONLY | | WAKE_EN | MOI | DE[1:0] | TOGGLE | | 0x09 | Control3 | R/W | 06 | 1 | SEND_HARD_R<br>ESET | | AUTO_HARDR<br>ESET | AUTO_SOFTRES<br>ET | N_RET | RIES[1:0] | AUTO_RETRY | | 0x0A | Mask1 | R/W | 00 | M_VBUSOK | M_ACTIVITY | M_COMP_CHNG | M_CRC_CHK | M_ALERT | M_WAKE | M_COLLISION | M_BC_LVL | | 0x0B | Power | R/W | 01 | 7 | | | | PWR3 | PWR2 | PWR1 | PWR0 | | 0x0C | Reset | W/C | 00 | | | | | V | 1 | PD_RESET | SW_RES | | 0x0D | OCPreg | R/W | 0F | | | | | OCP_RANGE | OCP_CUR2 | OCP_CUR1 | OCP_CUR0 | | 0x0E | Maska | R/W | 00 | M_OCP_TEMP | M_TOGDONE | M_SOFTFAIL | M_RETRYFAIL | M_HARDSENT | M_TXSENT | M_SOFTRST | M_HARDRST | | 0x0F | Maskb | R/W | 00 | | | | | | | | M_GCRCSENT | | 0x10 | Undocumented<br>Control4 | R/W | 00 | | | | | | 17 | | TOG_USRC_EX<br>IT | | 0x3C | Status0a | R | 00 | | | SOFTFAIL | RETRYFAIL | POWER3 | POWER2 | SOFTRST | HARDRST | | 0x3D | Status1a | R | 00 | | | TOGSS3 | TOGSS2 | TOGSS1 | RXSOP2DB | RXSOP1DB | RXSOP | | 0x3E | Interrupta | R/C | 00 | I_OCP_TEMP | I_TOGDONE | I_SOFTFAIL | I_RETRYFAIL | I_HARDSENT | I_TXSENT | I_SOFTRST | I_HARDRST | | 0x3F | Interruptb | R/C | 00 | | | | | | | | I_GCRCSENT | | 0x40 | Status0 | R | 00 | VBUSOK | ACTIVITY | COMP | CRC_CHK | ALERT | WAKE | BC_LVL1 | BC_LVL0 | | 0x41 | Status1 | R | 28 | RXSOP2 | RXSOP1 | RX_EMPTY | RX_FULL | TX_EMPTY | TX_FULL | OVRTEMP | ОСР | | 0x42 | Interrupt | R/C | 00 | I_VBUSOK | I_ACTIVITY | I_COMP_CHNG | I_CRC_CHK | I_ALERT | I_WAKE | I_COLLISION | I_BC_LVL | | 0x43 | FIFOs | R/W <sup>(11)</sup> | 00 | | | Write to TX FIFO or r | ead from RX FIFO re | epeatedly without addr | ess auto increment | | | Type C Bits **USB PD Bits General Bits** #### Notes: - 9. Do not use registers that are blank.10. Values read from undefined register bits are not defined and invalid. Do not write to undefined registers.11. FIFO register is serially read/written without auto address increment. #### Table 5. Device ID Address: 01h Reset Value: 0x1000\_00XX Type: Read | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|-------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------| | 7:4 | Version ID | R | 4 | Device version ID by Trim or etc. A_[Revision ID]: 1000 (e.g. A_revA) B_[Revision ID]: 1001 C_[Revision ID]: 1010 etc | | 3:0 | Revision ID | R | 4 | Revision History of each version [Version ID]_revA: 0000 (e.g. A_revA) [Version ID]_revB: 0001 [Version ID]_revC: 0010 etc | ## Table 6. Switches0 Address: 02h Reset Value: 0x0000\_0011 Type: Read/Write | 71. | 1000,11110 | | | | |-------|------------|-------|-------------|--------------------------------------------------------------------| | Bit # | Name | R/W/C | Size (Bits) | Description | | 7 | PU_EN2 | R/W | 1 | 1: Apply host pull up current to CC2 pin. | | 6 | PU_EN1 | R/W | 1 | 1: Apply host pull up current to CC1 pin. | | 5 | VCONN_CC2 | R/W | 1 | 1: Turn on the VCONN current to CC2 pin. | | 4 | VCONN_CC1 | R/W | 1 | 1: Turn on the VCONN current to CC1 pin. | | 3 | MEAS_CC2 | R/W | 1 | 1: Use the measure block to monitor or measure the voltage on CC2. | | 2 | MEAS_CC1 | R/W | 1 | 1: Use the measure block to monitor or measure the voltage on CC1. | | 1 | PDWN2 | R/W | 1 | 1: Device pull down on CC2. 0: no pull down. | | 0 | PDWN1 | R/W | 1 | 1: Device pull down on CC1. 0: no pull down. | #### Table 7. Switches1 Address: 03h Reset Value: 0x0010\_0000 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|-----------------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | POWERROLE | R/W | 1 | Bit used for constructing the GoodCRC acknowledge packet. This bit corresponds to the Port Power Role bit in the message header if an SOP packet is received 1: Source if SOP 0: Sink if SOP | | 6:5 | SPECREV1:<br>SPECREV0 | R/W | 2 | Bit used for constructing the GoodCRC acknowledge packet. These bits correspond to the Specification Revision bits in the message header 00: Revision 1.0 01: Revision 2.0 10, 11: Do Not Use | | 4 | DATAROLE | R/W | 1 | Bit used for constructing the GoodCRC acknowledge packet. This bit corresponds to the Port Data Role bit in the message header. For SOP: 1: SRC 0: SNK | | 3 | Reserved | N/A | 1 | Do Not Use | | 2 | AUTO_CRC | R/W | 1 | 1: Starts the transmitter automatically when a message with a good CRC is received and automatically sends a GoodCRC acknowledge packet back to the relevant SOP* 0: Feature disabled. | | 1 | TXCC2 | R/W | 1 | 1: Enable BMC transmit driver on CC2 pin. | | 0 | TXCC1 | R/W | 1 | 1: Enable BMC transmit driver on CC1 pin. | ## Table 8. Measure Address: 04h Reset Value: 0x0011\_0001 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | | Descrip | tion | | | | |-------------|-----------|-------|---------------------------------|--------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------|-------|-------|---| | 7 | Reserved | N/A | 1 | Do Not Use | | | | | | | 6 MEAS VBUS | R/W | 1 | 0: MDAC/compa<br>MEAS_CC* bits. | rator measuremer | nt is controlled by | | | | | | O | WEAG_VB00 | 10,00 | 'V I | 1: Measure VBUS with the MDAC/comparator. This requires MEAS_CC* bits to be 0. | | | | | | | | | | | voltage which is | compared to the me | is equivalent to 42 reasured CC voltage.<br>CC2, or MEAS_CC1 | The | | | | | | | 6 | MDAC[5:0] | MEAS_VBUS=0 | MEAS_VBUS=1 | Unit | | | | | | | | 00_0000 | 0.042 | 0.420 | ٧ | | | | 5:0 | MDAC[5:0] | R/W | | 6 | 6 | 00_0001 | 0.084 | 0.840 | V | | | | | | 11_0000 | 2.058 | 20.58 | V | | | | | | | | 11_0011 | 2.184 | 21.84 | V | | | | | | | | 11_1110 | 2.646 | 26.46 | V | | | | | | | | 11_1111 | >2.688 | 26.88 | V | | | #### Table 9. Slice Address: 05h Reset Value: 0x0110\_0000 Type: Read/Write | Bit # | Name | R/W/<br>C | Size (Bits) | Description | |-------|---------------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | SDAC_HYS[1:0] | R/W | 2 | Adds hysteresis where there are now two thresholds, the <i>lower</i> threshold which is always the value programmed by SDAC[5:0] and the higher threshold that is: 11: 255 mV hysteresis: higher threshold = (SDAC value + 20hex) 10 = 170 mV hysteresis: higher threshold = (SDAC value + Ahex) 01 = 85 mV hysteresis: higher threshold = (SDAC value + 5) 00 = No hysteresis: higher threshold = SDAC value | | 5:0 | SDAC[5:0] | R/W | 6 | BMC Slicer DAC data input. Allows for a programmable threshold so as to meet the BMC receive mask under all noise conditions. | ## Table 10. Control0 Address: 06h Reset Value: 0x0010\_0100 Type: (see column below) | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|---------------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | N/A | 1 | Do Not Use | | 6 | TX_FLUSH | W/C | 1 | 1: Self clearing bit to flush the content of the transmit FIFO. | | 5 | INT_MASK | R/W | 1 | 1: Mask all interrupts. 0: Interrupts to host are enabled. | | 4 | Reserved | N/A | 1 | Do Not Use | | 3:2 | HOST_CUR[1:0] | R/W | 2 | 1: Controls the host pull up current enabled by PU_EN[2:1]: 00: No current 01: 80 μA – Default USB power. 10: 180 μA – Medium Current Mode: 1.5 A 11: 330 μA – High Current Mode: 3 A | | 1 | AUTO_PRE | R/W | 1 | 1: Starts the transmitter automatically when a message with a good CRC is received. This allows the software to take as much as $300~\mu S$ to respond after the I_CRC_CHK interrupt is received. Before starting the transmitter, an internal timer waits for approximately $170~\mu S$ before executing the transmit start and preamble. 0: Feature disabled. | | 0 | TX_START | W/C | 1 | 1: Start transmitter using the data in the transmit FIFO. Preamble is started first. During the preamble period the transmit data can start to be written to the transmit FIFO. Self clearing. | ## Table 11. Control1 Address: 07h Reset Value: 0x0000\_0000 Type: (see column below) | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|------------|-------|-------------|-----------------------------------------------------------------------------------------------------------| | 7 | Reserved | N/A | 1 | Do Not Use | | 6 | ENSOP2DB | R/W | 1 | Enable SOP"_DEBUG (SOP double prime debug) packets Ignore SOP"_DEBUG (SOP double prime debug) packets | | 5 | ENSOP1DB | R/W | 1 | Enable SOP'_DEBUG (SOP prime debug) packets Ignore SOP'_DEBUG (SOP prime debug) packets | | 4 | BIST_MODE2 | R/W | 1 | 1: Sent BIST Mode 01s pattern for testing | | 3 | Reserved | N/A | 1 | Do Not Use | | 2 | RX_FLUSH | W/C | 1 | 1: Self clearing bit to flush the content of the receive FIFO. | | 1 | ENSOP2 | R/W | 1 | Enable SOP"(SOP double prime) packets Ignore SOP"(SOP double prime) packets | | 0 | ENSOP1 | R/W | 1 | 1: Enable SOP'(SOP prime) packets 0: Ignore SOP'(SOP prime) packets | ## Table 12. Control2 Address: 08h Reset Value: 0x0000\_0010 Type: (see column below) | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|---------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | TOG_SAVE_PWR2:<br>TOG_SAVE_PWR1 | N/A | 2 | 00: Don't go into the DISABLE state after one cycle of toggle 01: Wait between toggle cycles for t <sub>DIS</sub> time of 40 ms 10: Wait between toggle cycles for t <sub>DIS</sub> time of 80 ms 11: Wait between toggle cycles for t <sub>DIS</sub> time of 160 ms | | 5 | TOG_RD_ONLY | R/W | 1 | 1: When TOGGLE=1 only Rd values will cause the TOGGLE state machine to stop toggling and trigger the I_TOGGLE interrupt. 0: When TOGGLE=1, Rd and Ra values will cause the TOGGLE state machine to stop toggling. | | 4 | Reserved | N/A | 1 | Do Not Use | | 3 | WAKE_EN | R/W | 1 | Enable Wake Detection functionality if the power state is correct Disable Wake Detection functionality | | 2:1 | MODE | R/W | 2 | 11: Enable SRC polling functionality if TOGGLE=1 10: Enable SNK polling functionality if TOGGLE=1 01: Enable DRP polling functionality if TOGGLE=1 00: Do Not Use | | 0 | TOGGLE | R/W | 1 | 1: Enable DRP, SNK or SRC Toggle autonomous functionality 0: Disable DRP, SNK and SRC Toggle functionality | ## Table 13. Control3 Address: 09h Reset Value: 0x0000\_0110 Type: (see column below) | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|-----------------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | N/A | 1 | Do Not Use | | 6 | SEND_HARD_RESET | W/C | 1 | Send a hard reset packet (highest priority) Don't send a soft reset packet | | 5 | Reserved | N/A | 1 | Do Not Use | | 4 | AUTO_HARDRESET | R/W | 1 | Enable automatic hard reset packet if soft reset fail Disable automatic hard reset packet if soft reset fail | | 3 | AUTO_SOFTRESET | R/W | 1 | Enable automatic soft reset packet if retries fail Disable automatic soft reset packet if retries fail | | 2:1 | N_RETRIES[1:0] | R/W | 2 | 11: Three retries of packet (four total packets sent) 10: Two retries of packet (three total packets sent) 01: One retry of packet (two total packets sent) 00: No retries (similar to disabling auto retry) | | 0 | AUTO_RETRY | R/W | 1 | 1: Enable automatic packet retries if GoodCRC is not received 0: Disable automatic packet retries if GoodCRC not received 1: Enable automatic packet retries if GoodCRC is not received | #### Table 14. Mask Address: 0Ah Reset Value: 0x0000\_0000 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|-------------|-------|-------------|------------------------------------------------------------------------------------------------------| | 7 | M_VBUSOK | R/W | 1 | 1: Mask I_VBUSOK interrupt bit. 0: Do not mask. | | 6 | M_ACTIVITY | R/W | 1 | 1: Mask interrupt for a transition in CC bus activity. 0: Do not mask. | | 5 | M_COMP_CHNG | R/W | 1 | Mask I_COMP_CHNG interrupt for change is the value of COMP, the measure comparator. Do not mask. | | 4 | M_CRC_CHK | R/W | 1 | 1: Mask interrupt from CRC_CHK bit. 0: Do not mask. | | 3 | M_ALERT | R/W | 1 | 1: Mask the I_ALERT interrupt bit. 0: Do not mask. | | 2 | M_WAKE | R/W | 1 | 1: Mask the I_WAKE interrupt bit. 0: Do not mask. | | 1 | M_COLLISION | R/W | 1 | 1: Mask the I_COLLISION interrupt bit. 0: Do not mask. | | 0 | M_BC_LVL | R/W | 1 | Mask a change in host requested current level. Do not mask. | ## Table 15. Power Address: 0Bh Reset Value: 0x0000\_0001 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|----------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved | N/A | 4 | Do Not Use | | 3:0 | PWR[3:0] | R/W | 4 | Power enables: PWR[0]: Bandgap and wake circuit. PWR[1]: Receiver powered and current references for Measure block PWR[2]: Measure block powered. PWR[3]: Enable internal oscillator. | ## Table 16. Reset Address: 0Ch Reset Value: 0x0000\_0000 Type: Write/Clear | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|----------|-------|-------------|---------------------------------------------------------------------------| | 7:2 | Reserved | N/A | 6 | Do Not Use | | 1 | PD_RESET | W/C | 1 | 1: Reset just the PD logic for both the PD transmitter and receiver. | | 0 | SW_RES | W/C | 1 | 1: Reset the FUSB302 including the I2C registers to their default values. | ## Table 17. OCPreg Address: 0Dh Reset Value: 0x0000\_1111 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|------------------------------------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved | N/A | 4 | Do Not Use | | 3 | OCP_RANGE | R/W | 1 | 1: OCP range between 100 mA-800 mA (max_range=800 mA) 0: OCP range between 10 mA-80 mA (max_range=80 mA) | | 2:0 | OCP_CUR2,<br>OCP_CUR1,<br>OCP_CUR0 | R/W | 3 | 111: max_range (see bit definition above for OCP_RANGE) 110: 7*max_range/8 101: 6*max_range/8 100: 5*max_range/8 011: 4*max_range/8 010: 3*max_range/8 001: 2*max_range/8 000: max_range/8 | #### Table 18. Maska Address: 0Eh Reset Value: 0x0000\_0000 Type: Read/Write | Bit # | Name | R/W/<br>C | Size (Bits) | Description | |-------|-------------|-----------|-------------|-----------------------------------| | 7 | M_OCP_TEMP | R/W | 1 | 1: Mask the I_OCP_TEMP interrupt | | 6 | M_TOGDONE | R/W | 1 | 1: Mask the I_TOGDONE interrupt | | 5 | M_SOFTFAIL | R/W | 1 | 1: Mask the I_SOFTFAIL interrupt | | 4 | M_RETRYFAIL | R/W | 1 | 1: Mask the I_RETRYFAIL interrupt | | 3 | M_HARDSENT | R/W | 1 | 1: Mask the I_HARDSENT interrupt | | 2 | M_TXSENT | R/W | 1 | 1: Mask the I_TXSENT interrupt | | 1 | M_SOFTRST | R/W | 1 | 1: Mask the I_SOFTRST interrupt | | 0 | M_HARDRST | R/W | 1 | 1: Mask the I_HARDRST interrupt | #### Table 19. Maskb Address: 0Fh Reset Value: 0x0000\_0000 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|------------|-------|-------------|----------------------------------| | 7:1 | Reserved | N/A | 6 | Do Not Use | | 0 | M_GCRCSENT | R/W | 1 | 1: Mask the I_GCRCSENT interrupt | ## Table 20. Control4 Address: 10h Reset Value: 0x0000\_0000 Type: Read/Write | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|---------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | Reserved | N/A | 6 | Do Not Use | | 0 | TOG_USRC_EXIT | R/W | | 1: In TOGGLE mode, stop toggling and exit to STOP_AUD if both CC1 and CC2 are detected in the Ra voltage range when in Unattached.DFP state. | #### Table 21. Status0a Address: 3Ch Reset Value: 0x0000\_0000 Type: Read | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|---------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | N/A | 2 | Do Not Use | | 5 | SOFTFAIL | R | 1 | 1: All soft reset packets with retries have failed to get a GoodCRC acknowledge. This status is cleared when a START_TX, TXON or SEND_HARD_RESET is executed. | | 4 | RETRYFAIL | R | 1 | 1: All packet retries have failed to get a GoodCRC acknowledge. This status is cleared when a START_TX, TXON or SEND_HARD_RESET is executed. | | 3:2 | POWER3:POWER2 | R | 2 | Internal power state when logic internals needs to control the power state. POWER3 corresponds to PWR3 bit and POWER2 corresponds to PWR2 bit. The power state is the higher of both PWR[3:0] and {POWER3, POWER2, PWR[1:0]} so that if one is 03 and the other is F then the internal power state is F. | | 1 | SOFTRST | R | 1 | 1: One of the packets received was a soft reset packet | | 0 | HARDRST | R | 1 | 1: Hard Reset PD ordered set has been received | ## Table 22. Status1a Address: 3Dh Reset Value: 0x0000\_0000 Type: Read | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|---------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | N/A | 2 | Do Not Use | | 5:3 | TOGSS3: TOGSS2:<br>TOGSS1 | R | 3 | 000: Toggle logic running (processor has previously written TOGGLE=1) 001: Toggle functionality has settled to SRCon CC1 (STOP_SRC1 state) 010: Toggle functionality has settled to SRCon CC2 (STOP_SRC2 state) 101: Toggle functionality has settled to SNKon CC1 (STOP_SNK1 state) 110: Toggle functionality has settled to SNKon CC2 (STOP_SNK2 state) 111: Toggle functionality has detected AudioAccessory with vRa on both CC1 and CC2 (settles to STOP_SRC1 state) Otherwise: Not defined (do not interpret) | | 2 | RXSOP2DB | R | 1 | 1: Indicates the last packet placed in the RxFIFO is type SOP"_DEBUG (SOP double prime debug). | | 1 | RXSOP1DB | R | 1 | 1: Indicates the last packet placed in the RxFIFO is type SOP'_DEBUG (SOP prime debug). | | 0 | RXSOP | R | 1 | 1: Indicates the last packet placed in the RxFIFO is type SOP. | ## Table 23. Interrupta Address: 3Eh Reset Value: 0x0000\_0000 Type: Read/Clear | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|-------------|-------|-------------|------------------------------------------------------------------------------------------------| | 7 | I_OCP_TEMP | R/C | 1 | 1: Interrupt from either a OCP event on one of the VCONN switches or an over-temperature event | | 6 | I_TOGDONE | R/C | 1 | 1: Interrupt indicating the TOGGLE functionality was terminated because a device was detected. | | 5 | I_SOFTFAIL | R/C | 1 | Interrupt from automatic soft reset packets with retries have failed | | 4 | I_RETRYFAIL | R/C | 1 | 1: Interrupt from automatic packet retries have failed | | 3 | I_HARDSENT | R/C | 1 | 1: Interrupt from successfully sending a hard reset ordered set | | 2 | I_TXSENT | R/C | 1 | Interrupt to alert that we sent a packet that was acknowledged with a GoodCRC response packet | | 1 | I_SOFTRST | R/C | 1 | 1: Received a soft reset packet | | 0 | I_HARDRST | R/C | 1 | 1: Received a hard reset ordered set | ## Table 24. Interruptb Address: 3Fh Reset Value: 0x0000\_0000 Type: Read/Clear | Bit # | Name | R/W/C | Size (Bits) | Description | |-------|------------|-------|-------------|--------------------------------------------------------------------------------------------------------| | 7 | Reserved | N/A | 6 | Do Not Use | | 0 | I_GCRCSENT | R/C | 1 | 1: Sent a GoodCRC acknowledge packet in response to an incoming packet that has the correct CRC value. | #### Table 25. Status0 Address: 40h Reset Value: 0x0000\_0000 Type: Read | Bit # | Name | R/W/C | Size (Bits) | Description | | | |-------|-------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | VBUSOK | R | 1 | 1: Interrupt occurs when VBUS transitions through vVBUSthr. This bit typically is used to recognize port partner during startup. | | | | 6 | ACTIVITY | R | 1 | 1: Transitions are detected on the active CC* line. This bit goe high after a minimum of 3 CC transitions, and remains high for tACTIVITY after last transition on CC. 0: inactive. | | | | 5 | COMP | R | 1 | Measured CC* input is higher than reference level driven from the MDAC. Measured CC* input is lower than reference level driven from the MDAC. | | | | 4 | CRC_CHK | R | 1 | Indicates the last received packet had the correct CRC. This bit remains set until the SOP of the next packet. Packet received for an enabled SOP* and CRC for the enabled packet received was incorrect | | | | 3 | ALERT | R | 1 | 1: Alert software an error condition has occurred. An alert is caused by: TX_FULL: the transmit FIFO is full. RX_FULL: the receive FIFO is full. See Status1 bits | | | | 2 | WAKE | R | 1 | Voltage on CC indicated a device attempting to attach. WAKE either not enabled (WAKE_EN=0) or no device attached. | | | | 1:0 | BC_LVL[1:0] | R | 2 | Current voltage status of the measured CC pin interpreted a host current levels as follows: 00: < 200 mV 01: >200 mV, <660 mV 10: >660 mV, <1.23 V 11:>1.23 V Note the software must measure these at an appropriate tir while there is no signaling activity on the selected CC line. BC_LVL is only defined when Measure block is on which is when register bits PWR[2]=1 and either MEAS_CC1=1 or MEAS_CC2=1 | | | ## Table 26. Status1 Address: 41h Reset Value: 0x0010\_1000 Type: Read | Bit # | Name | R/W/C | Size (Bits) | Description | | | |-------|----------|-------|-------------|------------------------------------------------------------------------------------|--|--| | 7 | RXSOP2 | R | 1 | 1: Indicates the last packet placed in the RxFIFO is type SOP" (SOP double prime). | | | | 6 | RXSOP1 | R | 1 | 1: Indicates the last packet placed in the RxFIFO is type SOP (SOP prime). | | | | 5 | RX_EMPTY | R | 1 | 1: The receive FIFO is empty. | | | | 4 | RX_FULL | R | 1 | 1: The receive FIFO is full. | | | | 3 | TX_EMPTY | R | 1 | 1: The transmit FIFO is empty. | | | | 2 | TX_FULL | R | 1 | 1: The transmit FIFO is full. | | | | 1 | OVRTEMP | R | 1 | 1: Temperature of the device is too high. | | | | 0 | OCP | R | 1 | 1: Indicates an over-current or short condition has occurred on the VCONN switch. | | | ## Table 27. Interrupt Address: 42h Reset Value: 0x0000\_0000 Type: Read/Clear | Bit # | Name | R/W/C | Size (Bits) | Description | | | |-------|-------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | I_VBUSOK | R/C | 1 | 1: Interrupt occurs when VBUS transitions through 4.5 V. This bit typically is used to recognize port partner during startup. | | | | 6 | I_ACTIVITY | R/C | 1 | 1: A change in the value of ACTIVITY of the CC bus has occurred. | | | | 5 | I_COMP_CHNG | R/C | 1 | 1: A change in the value of COMP has occurred. Indicates selected CC line has tripped a threshold programmed into the MDAC. | | | | 4 | I_CRC_CHK | R/C | 1 | 1: The value of CRC_CHK newly valid. I.e. The validity of the incoming packet has been checked. | | | | 3 | I_ALERT | R/C | 1 | 1: Alert software an error condition has occurred. An alert is caused by: TX_FULL: the transmit FIFO is full. RX_FULL: the receive FIFO is full. See Status1 bits. | | | | 2 | I_WAKE | R/C | 1 | 1: Voltage on CC indicated a device attempting to attach. Software must then power up the clock and receiver blocks. | | | | 1 | I_COLLISION | R/C | 1 | 1: When a transmit was attempted, activity was detected on the active CC line. Transmit is not done. The packet is received normally. | | | | 0 | I_BC_LVL | R/C | 1 | 1: A change in host requested current level has occurred. | | | ## Table 28. FIFOs Address: 43h Reset Value: 0x0000\_0000 Type: (see column below) | Bit # | Name | R/W/C | Size (Bits) | s) Description | | |-------|-------------|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | TX/RX Token | Read or<br>Write | 8 | Writing to this register writes a byte into the transmit FIFO. Reading from this register reads from the receive FIFO. Each byte is a coded token. Or a token followed by a fixed number of packed data byte (see token coding in Table 29). | | #### **Software Model** Port software interacts with the port chip in two primary ways: - I<sup>2</sup>C Registers - 8 bit data tokens sent to or received from the FIFO register. - All reserved bits written in the TxFIFO should be 0 and all reserved bit read from the RxFIFO should be ignored. #### **Transmit Data Tokens** Transmit data tokens provide in-sequence transmit control and data for the transmit logic. Note that the token codes, and their equivalent USB PD K-Code are not the same. Tokens are read one at a time when they reach the end of the TX FIFO. I.e., the specified token action is performed before the next token is read from the TX FIFO. The tokens are defined as follows: Table 29. Tokens Used in FIFO | Code | Name | Size (Bytes) | Description | | | |---------------------|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 101x-xxx1<br>(0xA1) | I IYANI I 1 | | Alternative method for starting the transmitter with the TX-START bit. This is not a token written to the TxFIFO but a command much like TX_START but it is more convenient to write it while writing to the TxFIFO in one contiguous write operation. It is preferred that the TxFIFO is first written with data and then TXON or TX_START is executed. It is expected that A1h will be written for TXON not any other bits where x is non-zero such as B1h, BFh, etc | | | | 0x12 | SOP1 | 1 | When reaching the end of the FIFO causes a Sync-1 symbol to be transmitted. | | | | 0x13 | SOP2 | 1 | When reaching the end of the FIFO causes a Sync-2 symbol to be transmitted. | | | | 0x1B | SOP3 | 1 | When reaching the end of the FIFO causes a Sync-3 symbol to be transmitted. | | | | 0x15 | RESET1 | 1 | When reaching the end of the FIFO causes a RST-1 symbol to be transmitted. | | | | 0x16 | RESET2 | 1 | When reaching the end of the FIFO causes a RST-2 symbol to be transmitted. | | | | 0x80 PACKSYM 1+N | | 1+N | This data token must be immediately followed by a sequence of N packed data bytes. This token is defined by the 3 MSB's being set to 3'b100. The 5 LSB's are the number of packed bytes being sent. Note: N cannot be less than 2 since the minimum control packet has header that is 2 bytes and N cannot be greater than 30 since the maximum data packet has 30 bytes (2 byte header + 7 data objects each having 4 bytes) | | | | | | | Packed data bytes have two 4 bit data fields. The 4 LSB's are sent first, after 4b5b conversion etc in the chip. | | | | 0xFF | JAM_CRC | 1 | Causes the CRC, calculated by the hardware, to be inserted into the transmit stream when this token reaches the end of the TX FIFO. | | | | 0x14 | EOP | 1 | Causes an EOP symbol to be sent when this token reaches the end of the TX FIFO. | | | | 0xFE | TXOFF | 1 | Turn off the transmit driver. Typically the next symbol after EOP. | | | ## **Receive Data Tokens** Receive data tokens provide in-sequence receive control and data for the receive logic. The RxFIFO can absorb as many packets as the number of bytes in the RxFIFO (80 bytes). The tokens are defined as follows: Table 30. Tokens Used in RxFIFO | Code (in binary) Name Size (Bytes) | | Size (Bytes) | Description | | |-----------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 111b_bbbb | SOP | 1 | First byte of a received packet to indicate that the packet is an SOP packet ("b" is undefined and can be any bit) | | | | | First byte of a received packet to indicate that the packet is an SOP' packet and occurs only if ENSOP1=1 ("b" is undefined and can be any bit) | | | | | | First byte of a received packet to indicate that the packet is an SOP" packet and occurs only if ENSOP2=1 ("b" is undefined and can be any bit) | | | | 100b_bbbb SOP1DB 1 SOP'_DEBUG packet | | First byte of a received packet to indicate that the packet is an SOP'_DEBUG packet and occurs only if ENSOP1DB=1 ("b" is undefined and can be any bit) | | | | 011b_bbbb SOP2DB 1 SOI | | 1 | First byte of a received packet to indicate that the packet is an SOP"_DEBUG packet and occurs only if ENSOP2DB=1 ("b" is undefined and can be any bit) | | | 010b_bbbb /<br>001b_bbbb /<br>000b_bbbb | Do Not Use | 1 | These can be used in future versions of this device and should not be relied on to be any special value. ("b" is undefined and can be any bit) | | ## **Reference Schematic** Figure 17. FUSB300/302 Reference Schematic Diagram Table 31. Recommended Component Values for Reference Schematic | Symbol | D | Recommended Value | | | 1124 | |---------------------|----------------------------------------|-------------------|------|------|------| | | Parameter | Min. | Тур. | Max. | Unit | | C <sub>RECV</sub> | CC <sub>x</sub> Receiver Capacitance | 200 | | 600 | pF | | C <sub>BULK</sub> | VCONN Source Bulk Capacitance | 10 | | 220 | μF | | C <sub>VCONN</sub> | VCONN Decoupling Capacitance | | 0.1 | | μF | | C <sub>VDD1</sub> | V <sub>DD</sub> Decoupling Capacitance | | 0.1 | | μF | | C <sub>VDD2</sub> | V <sub>DD</sub> Decoupling Capacitance | | 1.0 | | μF | | R <sub>PU</sub> | I2C Pull-up Resistors | | 4.7 | | kΩ | | R <sub>PU_INT</sub> | INT_N Pull-up Resistor | 1.0 | 4.7 | | kΩ | | V <sub>PU</sub> | I2C Pull-up Voltage | 1.62 | 1.80 | 1.98 | V | The table below is in reference to the WLCSP dimensions on the following page. ## **Product-Specific Dimensions** | Product | Product D | | X | Υ | | |------------|-----------|----------|----------|-----------|--| | FUSB302UCX | 1.215 mm | 1.260 mm | 0.230 mm | 0.2075 mm | | ## RECOMMENDED LAND PATTERN (NSMD PAD TYPE) #### SIDE VIEWS ## NOTES - A. NO JEDEC REGISTRATION APPLIES. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCE PER ASME Y14.5M, 2009. - D. DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS. E. FOR DIMENSIONS D,E,X, AND Y SEE - PRODUCT DATASHEET. F. DRAWING FILNAME: MKT-UC009Ak rev3 **BOTTOM VIEW** **ON Semiconductor** ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative