

## S-57B1 Series

# 125°C OPERATION HIGH-SPEED UNIPOLAR DETECTION TYPE HALL IC

www.sii-ic.com

© SII Semiconductor Corporation, 2011-2016

Rev.3.0\_00

This IC, developed by CMOS technology, is a high-accuracy Hall IC that operates with a high-sensitivity, a high-speed detection and low current consumption.

The output voltage changes when this IC detects the intensity level of flux density. Using this IC with a magnet makes it possible to detect the open / close and rotation state in various devices. High-density mounting is possible by using the small SOT-23-3 package. Due to its high-accuracy magnetic characteristics, this IC can make operation's dispersion in the system combined with magnet smaller.

SII Semiconductor Corporation offers a "magnetism simulation service" that provides the ideal combination of magnets and our Hall ICs for customer systems. Our magnetism simulation service will reduce prototype production, development period and development costs. In addition, it will contribute to optimization of parts to realize high cost performance. For more information regarding our magnetism simulation service, contact our sales office.

#### ■ Features

Pole detection:
 Detection of S pole
 Detection logic for magnetism\*1:
 Active "L", active "H"

• Output form\*1: Nch open drain output, CMOS output

• Magnetic sensitivity\*1:  $B_{OP} = 3.0 \text{ mT typ.}$ 

 $B_{OP}$  = 4.5 mT typ.  $B_{OP}$  = 7.0 mT typ.

• Operating cycle:  $t_{CYCLE} = 50 \mu s \text{ typ.}$ 

Power supply voltage range: V<sub>DD</sub> = 2.7 V to 5.5 V
 Operation temperature range: Ta = -40°C to +125°C

• Lead-free (Sn 100%), halogen-free

\*1. The Option can be selected.

#### Applications

- Motor
- Housing equipment
- Industrial equipment

## ■ Package

• SOT-23-3

## **■** Block Diagrams

## 1. Nch open drain output product



\*1. Parasitic diode

Figure 1

## 2. CMOS output product



\*1. Parasitic diode

Figure 2

#### **■ Product Name Structure**

#### 1. Product name



C: CMOS output

#### 2. Package

Table 1 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         |
|--------------|--------------|--------------|--------------|
| SOT-23-3     | MP003-C-P-SD | MP003-C-C-SD | MP003-Z-R-SD |

#### 3. Product name list

Table 2

| Product Name      | Output Form           | Pole Detection | Detection Logic for Magnetism | Magnetic Sensitivity (B <sub>OP</sub> ) |
|-------------------|-----------------------|----------------|-------------------------------|-----------------------------------------|
| S-57B1NSL1B-M3T1U | Nch open drain output | S pole         | Active "L"                    | 3.0 mT typ.                             |
| S-57B1CSL3B-M3T1U | CMOS output           | S pole         | Active "L"                    | 7.0 mT typ.                             |

Remark Please contact our sales office for products other than the above.

<sup>\*1.</sup> Refer to the tape drawing.

## **■** Pin Configuration

#### 1. SOT-23-3



Figure 3

#### Table 3

| Pin No. | Symbol | Description      |  |  |
|---------|--------|------------------|--|--|
| 1       | VSS    | GND pin          |  |  |
| 2       | VDD    | Power supply pin |  |  |
| 3       | OUT    | Output pin       |  |  |

## ■ Absolute Maximum Ratings

Table 4

(Ta = +25°C unless otherwise specified)

|                               | Item                          | Symbol           | Absolute Maximum Rating                 | Unit |
|-------------------------------|-------------------------------|------------------|-----------------------------------------|------|
| Power supply vol              | tage                          | $V_{DD}$         | $V_{SS} - 0.3 \text{ to } V_{SS} + 7.0$ | V    |
| Output current                |                               | I <sub>OUT</sub> | ±2.0                                    | mA   |
| Output voltage                | Nch open drain output product | \ <u>/</u>       | $V_{SS} - 0.3$ to $V_{SS} + 7.0$        | V    |
| Output voltage                | CMOS output product           | V <sub>OUT</sub> | $V_{SS} - 0.3$ to $V_{DD} + 0.3$        | V    |
| Operation ambient temperature |                               | T <sub>opr</sub> | -40 to +125                             | °C   |
| Storage temperature           |                               | T <sub>stg</sub> | -40 to +150                             | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

#### **■** Thermal Resistance Value

Table 5

| Item                                   | Symbol Condition |          | Min.    | Тур. | Max. | Unit |      |
|----------------------------------------|------------------|----------|---------|------|------|------|------|
| h                                      |                  | SOT 22 2 | Board 1 | _    | 200  | _    | °C/W |
| Junction-to-ambient thermal resistance | $\theta_{ja}$    | SOT-23-3 | Board 2 | _    | 165  | _    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

Remark Refer to "■ Thermal Characteristics" for details of power dissipation and test board.

## **■** Electrical Characteristics

Table 6

(Ta = +25°C,  $V_{DD}$  = 5.0 V,  $V_{SS}$  = 0 V unless otherwise specified)

| Item                 | Symbol             | Condition                                                                     |                                                     |                       | Тур. | Max. | Unit | Test<br>Circuit |
|----------------------|--------------------|-------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|------|------|------|-----------------|
| Power supply voltage | $V_{DD}$           |                                                                               | _                                                   | 2.7                   | 5.0  | 5.5  | V    | _               |
| Current consumption  | $I_{DD}$           | Average value                                                                 |                                                     | _                     | 1400 | 2000 | μΑ   | 1               |
|                      |                    | Nch open drain output product                                                 | Output transistor Nch, I <sub>OUT</sub> = 2 mA      | _                     | ı    | 0.4  | ٧    | 2               |
| Output voltage       | V <sub>OUT</sub>   |                                                                               | Output transistor Nch,<br>$I_{OUT} = 2 \text{ mA}$  | _                     | ı    | 0.4  | ٧    | 2               |
|                      |                    | CMOS output product                                                           | Output transistor Pch,<br>$I_{OUT} = -2 \text{ mA}$ | V <sub>DD</sub> - 0.4 | 1    | -    | ٧    | 3               |
| Leakage current      | I <sub>LEAK</sub>  | Nch open drain output product Output transistor Nch, V <sub>OUT</sub> = 5.5 V |                                                     |                       | ı    | 1    | μΑ   | 4               |
| Operating cycle      | t <sub>CYCLE</sub> |                                                                               | _                                                   | _                     | 50   | 100  | μs   | _               |

#### ■ Magnetic Characteristics

#### 1. Product with $B_{OP} = 3.0 \text{ mT typ.}$

#### Table 7

(Ta =  $+25^{\circ}$ C,  $V_{DD}$  = 5.0 V,  $V_{SS}$  = 0 V unless otherwise specified)

|                    |        |                   |                                | , ,  | , 00 |      |      |              |
|--------------------|--------|-------------------|--------------------------------|------|------|------|------|--------------|
| Item               |        | Symbol            | Condition                      | Min. | Тур. | Max. | Unit | Test Circuit |
| Operating point*1  | S pole | B <sub>OPS</sub>  | _                              | 1.4  | 3.0  | 4.0  | mT   | 5            |
| Release point*2    | S pole | B <sub>RPS</sub>  | _                              | 1.1  | 2.2  | 3.7  | mT   | 5            |
| Hysteresis width*3 | S pole | B <sub>HYSS</sub> | $B_{HYSS} = B_{OPS} - B_{RPS}$ | _    | 0.8  | -    | mT   | 5            |

#### 2. Product with $B_{OP} = 4.5 \text{ mT typ.}$

#### Table 8

(Ta = +25°C,  $V_{DD}$  = 5.0 V,  $V_{SS}$  = 0 V unless otherwise specified)

|                    |        |                   | ,                              | , 00 | , 00 |      |      |              |
|--------------------|--------|-------------------|--------------------------------|------|------|------|------|--------------|
| Item               |        | Symbol            | Condition                      | Min. | Тур. | Max. | Unit | Test Circuit |
| Operating point*1  | S pole | B <sub>OPS</sub>  | _                              | 2.5  | 4.5  | 6.0  | mT   | 5            |
| Release point*2    | S pole | B <sub>RPS</sub>  | _                              | 2.0  | 3.5  | 5.5  | mT   | 5            |
| Hysteresis width*3 | S pole | B <sub>HYSS</sub> | $B_{HYSS} = B_{OPS} - B_{RPS}$ | _    | 1.0  | _    | mT   | 5            |

#### 3. Product with $B_{OP} = 7.0 \text{ mT typ.}$

#### Table 9

(Ta = +25°C,  $V_{DD}$  = 5.0 V,  $V_{SS}$  = 0 V unless otherwise specified)

| Item               |        | Symbol            | Condition                      | Min. | Тур. | Max. | Unit | Test Circuit |
|--------------------|--------|-------------------|--------------------------------|------|------|------|------|--------------|
| Operating point*1  | S pole | B <sub>OPS</sub>  | _                              | 5.0  | 7.0  | 8.5  | mT   | 5            |
| Release point*2    | S pole | B <sub>RPS</sub>  | _                              | 3.7  | 5.2  | 7.2  | mT   | 5            |
| Hysteresis width*3 | S pole | B <sub>HYSS</sub> | $B_{HYSS} = B_{OPS} - B_{RPS}$ | -    | 1.8  | -    | mT   | 5            |

#### \*1. B<sub>OPS</sub>: Operating point

 $B_{\text{OPS}}$  is the value of magnetic flux density when the output voltage ( $V_{\text{OUT}}$ ) changes after the magnetic flux density applied to this IC by the magnet (S pole) is increased (the magnet is moved closer).

Even when the magnetic flux density exceeds B<sub>OPS</sub>, V<sub>OUT</sub> retains the status.

#### \*2. B<sub>RPS</sub>: Release point

 $B_{RPS}$  is the value of magnetic flux density when the output voltage ( $V_{OUT}$ ) changes after the magnetic flux density applied to this IC by the magnet (S pole) is decreased (the magnet is moved further away).

Even when the magnetic flux density falls below  $B_{\text{RPS}},\,V_{\text{OUT}}$  retains the status.

#### \*3. B<sub>HYSS</sub>: Hysteresis width

B<sub>HYSS</sub> is the difference of magnetic flux density between B<sub>OPS</sub> and B<sub>RPS</sub>.

**Remark** The unit of magnetic flux density mT can be converted by using the formula 1 mT = 10 Gauss.

## **■** Test Circuits



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 4 Test Circuit 1



Figure 5 Test Circuit 2



Figure 6 Test Circuit 3



Figure 7 Test Circuit 4



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 8 Test Circuit 5

#### ■ Standard Circuit



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 9

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

#### ■ Operation

#### 1. Direction of applied magnetic flux

This IC detects the magnetic flux density which is vertical to the marking surface. The output voltage ( $V_{OUT}$ ) is inverted when the S pole is moved closer to the marking surface. **Figure 10** shows the direction in which magnetic flux is being applied.



#### 2. Position of Hall sensor

Figure 11 shows the position of Hall sensor.

The center of this Hall sensor is located in the area indicated by a circle, which is in the center of a package as described below.

The following also shows the distance (typ. value) between the marking surface and the chip surface of a package.



#### 3. Basic operation

This IC changes the output voltage level ( $V_{OUT}$ ) according to the level of the magnetic flux density (S pole) applied by a magnet.

The following explains the operation when the magnetism detection logic is active "L".

When the magnetic flux density vertical to the marking surface exceeds the operation point ( $B_{OPS}$ ) after the south pole of a magnet is moved closer to the marking surface of this IC,  $V_{OUT}$  changes from "H" to "L". When the south pole of a magnet is moved further away from the marking surface of this IC and the magnetic flux density is lower than the release point ( $B_{RPS}$ ),  $V_{OUT}$  changes from "L" to "H".

Figure 12 shows the relationship between the magnetic flux density and V<sub>OUT</sub>.



Figure 12

#### 4. Timing chart

Figure 13 shows the operation timing of this IC. This IC always operates on awake mode.  $V_{OUT}$  is refreshed to the level according to the result of the magnetic flux density judgment for each period the operating cycle ( $t_{CYCLE}$ ) elapses.



Figure 13

#### Start-up response

**Figure 14, Figure15** show the start-up response of this IC. After rising of  $V_{DD}$  for this IC,  $V_{OUT}$  changes to the level according to the result of the magnetic flux density judgment after 80  $\mu$ s typ. is elapsed.

Thereafter  $V_{\text{OUT}}$  is refreshed to the level according to the result of the magnetic flux density judgment for each period the  $t_{\text{CYCLE}}$  elapses.

#### 5. 1 B > B<sub>OPS</sub>



Figure 14

## 5. 2 B < B<sub>RPS</sub>



Figure 15

#### ■ Precautions

- If the impedance of the power supply is high, the IC may malfunction due to a supply voltage drop caused by throughtype current. Take care with the pattern wiring to ensure that the impedance of the power supply is low.
- Note that the IC may malfunction if the power supply voltage rapidly changes.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- Large stress on this IC may affect on the magnetic characteristics. Avoid large stress which is caused by bend and distortion during mounting the IC on a board or handle after mounting.
- SII Semiconductor Corporation claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

#### **■** Thermal Characteristics

#### 1. SOT-23-3



Figure 16 Power Dissipation of Package (When Mounted on Board)

#### 1. 1 Board 1\*1



Figure 17

## Table 10

| Item                                     |      | Specification                                  |
|------------------------------------------|------|------------------------------------------------|
| Thermal resistance value $(\theta_{ia})$ |      | 200°C/W                                        |
| Size                                     |      | 114.3 mm × 76.2 mm × t1.6 mm                   |
| Material                                 |      | FR-4                                           |
| Number of copper foil la                 | ayer | 2                                              |
|                                          | 1    | Land pattern and wiring for testing: t0.070 mm |
| Campar fail layer                        | 2    | -                                              |
| Copper foil layer                        | 3    | -                                              |
|                                          | 4    | 74.2 mm × 74.2 mm × t0.070 mm                  |
| Thermal via                              | •    | _                                              |

#### 1. 2 Board 2\*1



Figure 18

## Table 11

| Item                                     |      | Specification                                  |
|------------------------------------------|------|------------------------------------------------|
| Thermal resistance value $(\theta_{ia})$ |      | 165°C/W                                        |
| Size                                     |      | 114.3 mm × 76.2 mm × t1.6 mm                   |
| Material                                 |      | FR-4                                           |
| Number of copper foil la                 | ayer | 4                                              |
|                                          | 1    | Land pattern and wiring for testing: t0.070 mm |
| Common fail layer                        | 2    | 74.2 mm × 74.2 mm × t0.035 mm                  |
| Copper foil layer                        | 3    | 74.2 mm × 74.2 mm × t0.035 mm                  |
|                                          | 4    | 74.2 mm × 74.2 mm × t0.070 mm                  |
| Thermal via                              |      | _                                              |

<sup>\*1.</sup> The board is same in SOT-23-3, SOT-23-5 and SOT-23-6.







No. MP003-C-P-SD-1.1

| TITLE | SOT233-C-PKG Dimensions       |
|-------|-------------------------------|
| No.   | MP003-C-P-SD-1.1              |
| ANGLE | <b>\$</b>                     |
| UNIT  | mm                            |
|       |                               |
|       |                               |
|       |                               |
| CII C | l<br>omiconductor Corneration |

SII Semiconductor Corporation





## No. MP003-C-C-SD-2.0

| TITLE                         | SOT233-C-Carrier Tape |  |  |
|-------------------------------|-----------------------|--|--|
| No.                           | MP003-C-C-SD-2.0      |  |  |
| ANGLE                         |                       |  |  |
| UNIT                          | mm                    |  |  |
|                               |                       |  |  |
|                               |                       |  |  |
|                               |                       |  |  |
| SII Semiconductor Corporation |                       |  |  |



# No. MP003-Z-R-SD-1.0

| TITLE                         | SOT233-C-Reel    |      |       |  |
|-------------------------------|------------------|------|-------|--|
| No.                           | MP003-Z-R-SD-1.0 |      |       |  |
| ANGLE                         |                  | QTY. | 3,000 |  |
| UNIT                          | mm               |      |       |  |
|                               |                  |      |       |  |
|                               |                  |      |       |  |
|                               |                  |      |       |  |
| SII Semiconductor Corporation |                  |      |       |  |

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein.
- 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein.
- 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges.
- 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.
  - Prior consultation with our sales office is required when considering the above uses.
  - SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products.
- 9. Semiconductor products may fail or malfunction with some probability.
  - The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system must be sufficiently evaluated and applied on customer's own responsibility.
- 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

1.0-2016.01

