## Power MOSFET 2.0 A, 60 V, Logic Level ### N-Channel SOT-223 Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls and bridge circuits. #### **Features** • This is a Pb-Free Device #### **Applications** - Power Supplies - Converters - Power Motor Controls - Bridge Circuits #### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------|----------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 60 | Vdc | | Drain-to-Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) | $V_{DGR}$ | 60 | Vdc | | Gate-to-Source Voltage<br>Continuous<br>Non-repetitive (t <sub>p</sub> ≤ 10 ms) | V <sub>GS</sub> | ± 15<br>± 20 | Vdc<br>Vpk | | Drain Current Continuous @ $T_A = 25^{\circ}C$ Continuous @ $T_A = 100^{\circ}C$ Single Pulse $(t_p \le 10 \ \mu s)$ | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 2.0<br>1.2<br>6.0 | Adc<br>Apk | | Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1)<br>Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 2)<br>Derate above 25°C | P <sub>D</sub> | 2.1<br>1.3<br>0.014 | W<br>W<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 175 | °C | | | E <sub>AS</sub> | 65 | mJ | | Thermal Resistance Junction-to-Ambient (Note 1) Junction-to-Ambient (Note 2) | $egin{array}{l} R_{ hetaJA} \ R_{ hetaJA} \end{array}$ | 72.3<br>114 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - When surface mounted to an FR4 board using 1" pad size, 1 oz. (Cu. Area 0.995 in<sup>2</sup>). - When surface mounted to an FR4 board using minimum recommended pad size, 2–2.4 oz. (Cu. Area 0.272 in<sup>2</sup>). #### ON Semiconductor® http://onsemi.com # 2.0 AMPERES, 60 VOLTS $R_{DS(on)} = 175 \text{ m}\Omega$ #### N-Channel SOT-223 CASE 318E STYLE 3 #### **MARKING DIAGRAM** A = Assembly Location Y = Year W = Work W = Work Week 5L175 = Device Code = Pb-Free Package (Note: Microdot may be in either location) #### **PIN ASSIGNMENT** #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. ## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Cha | Symbol | Min | Тур | Max | Unit | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------|--------------|--------------|-----| | OFF CHARACTERISTICS | | | • | • | | | | Drain-to-Source Breakdown Voltage ( $V_{GS}=0$ Vdc, $I_D=250$ $\mu$ Adc) Temperature Coefficient (Positive | V <sub>(BR)DSS</sub> | 60<br>- | 72.8<br>74.4 | -<br>- | Vdc<br>mV/°C | | | Zero Gate Voltage Drain Current $(V_{DS}=60\ Vdc,\ V_{GS}=0\ Vdc)$ $(V_{DS}=60\ Vdc,\ V_{GS}=0\ Vdc,\ T_{J}=0)$ | I <sub>DSS</sub> | -<br>- | -<br>- | 1.0<br>10 | μAdc | | | Gate-Body Leakage Current (V <sub>GS</sub> : | I <sub>GSS</sub> | - | - | ± 100 | nAdc | | | ON CHARACTERISTICS (Note 3) | | | | | | | | Gate Threshold Voltage (Note 3) $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$ Threshold Temperature Coefficien | V <sub>GS(th)</sub> | 1.0 | 1.7<br>4.2 | 2.0<br>- | Vdc<br>mV/°C | | | Static Drain-to-Source On-Resistar<br>(V <sub>GS</sub> = 5.0 Vdc, I <sub>D</sub> = 1.0 Adc) | R <sub>DS(on)</sub> | - | 155 | 175 | mΩ | | | Static Drain-to-Source On-Resistar $(V_{GS} = 5.0 \text{ Vdc}, I_D = 2.0 \text{ Adc})$ $(V_{GS} = 5.0 \text{ Vdc}, I_D = 1.0 \text{ Adc}, T_J = 1.0 \text{ Adc})$ | V <sub>DS(on)</sub> | - | 0.32<br>0.57 | 0.42<br>- | Vdc | | | Forward Transconductance (Note 3) (V <sub>DS</sub> = 8.0 Vdc, I <sub>D</sub> = 1.5 Adc) | 9 <sub>fs</sub> | - | 3.2 | _ | Mhos | | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | _ | 194 | 270 | pF | | Output Capacitance | $(V_{DS} = 25 \text{ Vdc}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz})$ | C <sub>oss</sub> | - | 70 | 100 | 1 | | Transfer Capacitance | ] | C <sub>rss</sub> | - | 29 | 40 | | | SWITCHING CHARACTERISTICS (N | lote 4) | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 10.2 | 20 | ns | | Rise Time | (V <sub>DD</sub> = 30 Vdc, I <sub>D</sub> = 2.0 Adc, | t <sub>r</sub> | - | 21 | 40 | | | Turn-Off Delay Time | $V_{GS} = 5.0 \text{ Vdc}, R_G = 9.1 \Omega) \text{ (Note 3)}$ | t <sub>d(off)</sub> | - | 14.3 | 30 | | | Fall Time | ] | t <sub>f</sub> | _ | 15.3 | 30 | | | Gate Charge | | Q <sub>T</sub> | _ | 5.1 | 10 r | nC | | | $(V_{DS} = 48 \text{ Vdc}, I_D = 2.0 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc}) \text{ (Note 3)}$ | Q <sub>1</sub> | _ | 1.4 | _ | 1 | | | | $Q_2$ | - | 2.5 | - | | | SOURCE-DRAIN DIODE CHARACT | ERISTICS | | | | | | | Forward On-Voltage | $(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$<br>$(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc},$<br>$T_J = 150^{\circ}\text{C}) \text{ (Note 3)}$ | $V_{SD}$ | -<br>- | 0.84<br>0.68 | 1.0 | Vdc | | Reverse Recovery Time | | t <sub>rr</sub> | - | 28.3 | _ | ns | | | (I <sub>S</sub> = 2.0 Adc, V <sub>GS</sub> = 0 Vdc, | ta | - | 15.6 | - | | | | dl <sub>S</sub> /dt = 100 A/μs) (Note 3) | t <sub>b</sub> | - | 12.7 | - | | | Reverse Recovery Stored Charge | Q <sub>RR</sub> | - | 0.027 | _ | μC | | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%. Switching characteristics are independent of operating junction temperatures. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Gate-to-Source Voltage Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 13. Thermal Response #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-------------------------------|-----------------------| | NTF3055L175T1G | SOT-223 (TO-261)<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS #### **SOT-223 (TO-261)** CASE 318E-04 ISSUE N #### IOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: INCH. | | MILLIMETERS | | | INCHES | | | |-----|-------------|------|------|--------|-------|-------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 1.50 | 1.63 | 1.75 | 0.060 | 0.064 | 0.068 | | A1 | 0.02 | 0.06 | 0.10 | 0.001 | 0.002 | 0.004 | | b | 0.60 | 0.75 | 0.89 | 0.024 | 0.030 | 0.035 | | b1 | 2.90 | 3.06 | 3.20 | 0.115 | 0.121 | 0.126 | | С | 0.24 | 0.29 | 0.35 | 0.009 | 0.012 | 0.014 | | D | 6.30 | 6.50 | 6.70 | 0.249 | 0.256 | 0.263 | | E | 3.30 | 3.50 | 3.70 | 0.130 | 0.138 | 0.145 | | е | 2.20 | 2.30 | 2.40 | 0.087 | 0.091 | 0.094 | | e1 | 0.85 | 0.94 | 1.05 | 0.033 | 0.037 | 0.041 | | ٦ | 0.20 | | | 0.008 | | | | L1 | 1.50 | 1.75 | 2.00 | 0.060 | 0.069 | 0.078 | | ΗE | 6.70 | 7.00 | 7.30 | 0.264 | 0.276 | 0.287 | | θ | 0° | - | 10° | 0° | - | 10° | STYLE : - PIN 1. GATE - 2. DRAIN 3. SOURCE - 4. DRAIN #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative